Abstract
Model based optical proximity correction (OPC) has become necessary at 90nm technology node. Cellwise OPC is an attractive technique to reduce the mask data size as well as the prohibitive runtime of full-chip OPC. As feature dimensions have gotten smaller, the radius of influence for edge features has extended further into neighboring cells such that it is no longer sufficient to perform cellwise OPC independent of neighboring cells, especially for the critical layers. The methodology described in this work accounts for features in neighboring cells and allows a cellwise approach to be applied to cells with a printed gate length of 45nm with the projection that it can also be applied to future technology nodes. OPC-ready cells are generated at library creation (independent of placement) using a boundary-based technique. Each cell has a tractable number of OPC-ready versions due to an intelligent characterization of standard cell layout features. Results are very promising: the average edge placement error (EPE) for all metali features in 100 layouts is 0.731nm which is less than 1% of metali width; the maximum EPE for poly features reduced to 1/3, compared to cellwise OPC without considering boundaries, creating similar levels of lithographic accuracy while obviating any of the drawbacks inherent in layout specific full-chip model-based OPC.
Original language | English |
---|---|
Title of host publication | Design for Manufacturability through Design-Process Integration |
Editors | Alfred K. K. Wong , Vivek K. Singh |
Publisher | SPIE |
ISBN (Print) | 0819466409, 9780819466402 |
DOIs | |
Publication status | Published - Feb 2007 |
Event | Design for Manufacturability through Design-Process Integration - San Jose, United States Duration: 28 Feb 2007 → 2 Mar 2007 https://www.spiedigitallibrary.org/conference-proceedings-of-spie/6521.toc |
Publication series
Name | Proceedings of SPIE - The International Society for Optical Engineering |
---|---|
Volume | 6521 |
ISSN (Print) | 0277-786X |
Conference
Conference | Design for Manufacturability through Design-Process Integration |
---|---|
Country/Territory | United States |
City | San Jose |
Period | 28/02/07 → 2/03/07 |
Internet address |
Scopus Subject Areas
- Electronic, Optical and Magnetic Materials
- Condensed Matter Physics
- Computer Science Applications
- Applied Mathematics
- Electrical and Electronic Engineering
User-Defined Keywords
- Cellwise
- OPC
- RET
- Standard cell library